Parameters |
Factory Lead Time |
4 Weeks |
Lifecycle Status |
ACTIVE (Last Updated: 4 days ago) |
Contact Plating |
Tin |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
8-TSSOP, 8-MSOP (0.118, 3.00mm Width) |
Number of Pins |
8 |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Published |
2000 |
Series |
100EP |
JESD-609 Code |
e3 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
3 (168 Hours) |
Number of Terminations |
8 |
ECCN Code |
EAR99 |
Type |
D-Type |
Additional Feature |
NECL MODE: VCC = 0V WITH VEE = -3.0V TO -5.5V |
Subcategory |
FF/Latches |
Packing Method |
RAIL |
Technology |
ECL |
Voltage - Supply |
-3V~-5.5V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
3.3V |
Terminal Pitch |
0.65mm |
Time@Peak Reflow Temperature-Max (s) |
40 |
Base Part Number |
100EP31 |
Function |
Set(Preset) and Reset |
Output Type |
Differential |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
5.5V |
Power Supplies |
-4.5V |
Supply Voltage-Min (Vsup) |
3V |
Number of Circuits |
1 |
Output Current |
50mA |
Number of Bits |
1 |
Clock Frequency |
3GHz |
Propagation Delay |
500 ps |
Turn On Delay Time |
340 ps |
Logic Function |
AND, D-Type, Flip-Flop |
Current - Quiescent (Iq) |
45mA |
Max Input Voltage |
2.42V |
Halogen Free |
Halogen Free |
Trigger Type |
Positive Edge |
Power Supply Current-Max (ICC) |
47mA |
Clock Edge Trigger Type |
Positive Edge |
Max Frequency@Nom-Sup |
3000000000Hz |
Height |
950μm |
Length |
3.1mm |
Width |
3.1mm |
Radiation Hardening |
No |
REACH SVHC |
No SVHC |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
MC100EP31DTG Overview
The flip flop is packaged in a case of 8-TSSOP, 8-MSOP (0.118, 3.00mm Width). You can find it in the Tubepackage. This output is configured with Differential. It is configured with a trigger that uses Positive Edge. It is mounted in the way of Surface Mount. With a supply voltage of -3V~-5.5V volts, it operates. It is operating at a temperature of -40°C~85°C TA. Logic flip flops of this type are classified as D-Type. JK flip flop belongs to the 100EPseries of FPGAs. Its output frequency should not exceed 3GHz Hz. T flip flop consumes 45mA quiescent energy. A total of 8terminations have been recorded. It is a member of the 100EP31 family. It is powered from a supply voltage of 3.3V. Electronic part Surface Mountis mounted in the way. A total of 8pins are provided on this board. The clock edge trigger type for this device is Positive Edge. The part you are looking for is included in FF/Latches. An electronic part designed with 1bits is used in this application. It reaches 5.5Vwhen the maximum supply voltage (Vsup) is applied. Keeping the supply voltage (Vsup) above 3V is necessary for normal operation. The superior flexibility is achieved through the use of 1 circuits. As a result of its reliable performance, this T flip flop is suitable for RAIL. The D latch operates on -4.5V volts. In addition to its maximum design flexibility, the output current of the T flip flop is 50mA. There is also a characteristic of NECL MODE: VCC = 0V WITH VEE = -3.0V TO -5.5V.
MC100EP31DTG Features
Tube package
100EP series
8 pins
1 Bits
-4.5V power supplies
MC100EP31DTG Applications
There are a lot of ON Semiconductor MC100EP31DTG Flip Flops applications.
- Modulo – n – counter
- Reduced system switching noise
- Control circuits
- Buffered Clock
- Data Synchronizers
- Registers
- Synchronous counter
- Balanced 24 mA output drivers
- ESD performance
- Balanced Propagation Delays