| Parameters |
| Mount |
Surface Mount |
| Package / Case |
PLCC |
| Number of Pins |
84 |
| Published |
1998 |
| JESD-609 Code |
e0 |
| Pbfree Code |
no |
| Part Status |
Active |
| Moisture Sensitivity Level (MSL) |
2 |
| Number of Terminations |
84 |
| ECCN Code |
EAR99 |
| Terminal Finish |
Tin/Lead (Sn/Pb) |
| Max Operating Temperature |
70°C |
| Min Operating Temperature |
0°C |
| Additional Feature |
CONFIGURABLE I/O OPERATION WITH 3.3V OR 5V |
| Subcategory |
Programmable Logic Devices |
| Technology |
CMOS |
| Terminal Position |
QUAD |
| Terminal Form |
J BEND |
| Peak Reflow Temperature (Cel) |
220 |
| Supply Voltage |
5V |
| Terminal Pitch |
1.27mm |
| Frequency |
100MHz |
| Time@Peak Reflow Temperature-Max (s) |
30 |
| Pin Count |
84 |
| Operating Supply Voltage |
5V |
| Temperature Grade |
COMMERCIAL |
| Max Supply Voltage |
5.25V |
| Min Supply Voltage |
4.75V |
| Number of I/O |
68 |
| Memory Type |
EEPROM |
| Propagation Delay |
15 ns |
| Turn On Delay Time |
15 ns |
| Frequency (Max) |
147.1MHz |
| Programmable Logic Type |
EE PLD |
| Number of Gates |
2500 |
| Number of Programmable I/O |
68 |
| Number of Logic Blocks (LABs) |
8 |
| Speed Grade |
15 |
| Output Function |
MACROCELL |
| Number of Macro Cells |
128 |
| JTAG BST |
YES |
| In-System Programmable |
YES |
| Length |
29.3116mm |
| Width |
29.3116mm |
| Radiation Hardening |
No |
| RoHS Status |
RoHS Compliant |
| Lead Free |
Contains Lead |
EPM7128SLC84-15 Overview
A mobile phone network consists of 128macro cells, which are radio coverage cells served by a high-power cell site (tower, antenna or mast).There is a PLCC package containing it.There are 68 I/Os on the board.It is programmed that device terminations will be 84 .This electrical part has a terminal position of [0], which serves as an important point of access for passengers and freight.A voltage of 5V is used as the power supply for this device.It is a part of family [0].There are 84pins on the chip.Additionally, this device is capable of displaying [0].For digital circuits, there are 2500gates. These devices serve as building blocks.High efficiency requires the supply voltage to be maintained at [0].It is adopted to store data in [0].The electronic part is mounted by Surface Mount.The pins are [0].There is a maximum supply voltage of 5.25V.A minimum supply voltage of 4.75V is required for this device to operate.There are 68 programmable I/Os in this system.This frequency can be achieved at 100MHz.It is recommended that the operating temperature exceeds 0°C.There should be a temperature below 70°Cat the time of operation.The program consists of 8 logic blocks (LABs).It is recommended that the maximal frequency be lower than 147.1MHz.Programmable logic types are divided into EE PLD.
EPM7128SLC84-15 Features
PLCC package
68 I/Os
84 pin count
84 pins
8 logic blocks (LABs)
EPM7128SLC84-15 Applications
There are a lot of Altera EPM7128SLC84-15 CPLDs applications.
- Field programmable gate
- Multiple Clock Source Selection
- INTERRUPT SYSTEM
- Storage Cards and Storage Racks
- Digital designs
- High speed graphics processing
- Interface bridging
- Reset swapping
- Configurable Addressing of I/O Boards
- State machine design