| Parameters |
| Mounting Type |
Surface Mount |
| Package / Case |
20-TSSOP (0.173, 4.40mm Width) |
| Surface Mount |
YES |
| Operating Temperature |
-40°C~85°C TA |
| Packaging |
Tube |
| Series |
74LVX |
| JESD-609 Code |
e4 |
| Pbfree Code |
yes |
| Part Status |
Obsolete |
| Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
| Number of Terminations |
20 |
| Type |
D-Type |
| Terminal Finish |
NICKEL PALLADIUM GOLD |
| Technology |
CMOS |
| Voltage - Supply |
2V~3.6V |
| Terminal Position |
DUAL |
| Terminal Form |
GULL WING |
| Peak Reflow Temperature (Cel) |
260 |
| Supply Voltage |
2.7V |
| Terminal Pitch |
0.65mm |
| Reach Compliance Code |
unknown |
| Time@Peak Reflow Temperature-Max (s) |
40 |
| JESD-30 Code |
R-PDSO-G20 |
| Function |
Standard |
| Qualification Status |
COMMERCIAL |
| Output Type |
Tri-State, Non-Inverted |
| Number of Elements |
1 |
| Supply Voltage-Max (Vsup) |
3.6V |
| Supply Voltage-Min (Vsup) |
2V |
| Number of Ports |
2 |
| Clock Frequency |
75MHz |
| Family |
LV/LV-A/LVX/H |
| Current - Quiescent (Iq) |
4μA |
| Output Characteristics |
3-STATE |
| Current - Output High, Low |
4mA 4mA |
| Output Polarity |
TRUE |
| Number of Bits per Element |
8 |
| Max Propagation Delay @ V, Max CL |
16.7ns @ 3.3V, 50pF |
| Trigger Type |
Positive Edge |
| Input Capacitance |
4pF |
| Length |
6.5mm |
| Width |
4.4mm |
| RoHS Status |
ROHS3 Compliant |
MC74LVX574DT Overview
20-TSSOP (0.173, 4.40mm Width)is the way it is packaged. D flip flop is included in the Tubepackage. T flip flop is configured with an output of Tri-State, Non-Inverted. The trigger it is configured with uses Positive Edge. It is mounted in the way of Surface Mount. A voltage of 2V~3.6Vis used as the supply voltage. In the operating environment, the temperature is -40°C~85°C TA. D-Typeis the type of this D latch. The FPGA belongs to the 74LVX series. It should not exceed 75MHzin terms of its output frequency. The element count is 1 . As a result, it consumes 4μA of quiescent current without being affected by external factors. There are 20 terminations,A voltage of 2.7V provides power to the D latch. JK flip flop input capacitance is 4pF farads. LV/LV-A/LVX/His the family of this D flip flop. It reaches 3.6Vwhen the supply voltage is maximal (Vsup). It is imperative that the supply voltage (Vsup) is maintained above 2Vin order to ensure normal operation. A total of 2ports are embedded in the D flip flop.
MC74LVX574DT Features
Tube package
74LVX series
MC74LVX574DT Applications
There are a lot of Rochester Electronics, LLC MC74LVX574DT Flip Flops applications.
- Counters
- Data transfer
- Individual Asynchronous Resets
- Circuit Design
- Clock pulse
- Memory
- Single Down Count-Control Line
- Communications
- ESD protection
- Frequency division