| Parameters |
| Factory Lead Time |
10 Weeks |
| Mount |
Surface Mount |
| Package / Case |
TQFP |
| Number of Pins |
144 |
| Published |
1998 |
| JESD-609 Code |
e3 |
| Pbfree Code |
yes |
| Part Status |
Active |
| Moisture Sensitivity Level (MSL) |
3 |
| Number of Terminations |
144 |
| ECCN Code |
3A991 |
| Terminal Finish |
Matte Tin (Sn) - annealed |
| Max Operating Temperature |
85°C |
| Min Operating Temperature |
-40°C |
| Additional Feature |
YES |
| HTS Code |
8542.39.00.01 |
| Subcategory |
Programmable Logic Devices |
| Technology |
CMOS |
| Terminal Position |
QUAD |
| Terminal Form |
GULL WING |
| Peak Reflow Temperature (Cel) |
250 |
| Supply Voltage |
3.3V |
| Terminal Pitch |
0.5mm |
| Frequency |
166.67MHz |
| Time@Peak Reflow Temperature-Max (s) |
30 |
| Pin Count |
144 |
| Operating Supply Voltage |
3.3V |
| Temperature Grade |
INDUSTRIAL |
| Max Supply Voltage |
3.6V |
| Min Supply Voltage |
3V |
| Number of I/O |
120 |
| Memory Type |
EEPROM |
| Propagation Delay |
7.5 ns |
| Turn On Delay Time |
7.5 ns |
| Frequency (Max) |
172.4MHz |
| Programmable Logic Type |
EE PLD |
| Number of Gates |
5000 |
| Number of Programmable I/O |
36 |
| Number of Logic Blocks (LABs) |
16 |
| Speed Grade |
7 |
| Output Function |
MACROCELL |
| Number of Macro Cells |
256 |
| JTAG BST |
YES |
| In-System Programmable |
YES |
| Height Seated (Max) |
1.6mm |
| Length |
20mm |
| Width |
20mm |
| Radiation Hardening |
No |
| RoHS Status |
RoHS Compliant |
| Lead Free |
Lead Free |
EPM7256AETI144-7N Overview
256 macrocells are present in the mobile phone network, which offer radio coverage from a high-power cell tower, antenna, or mast.The product is contained in a TQFP package.As a result, it has 120 I/O ports programmed.There is a 144terminations set on devices.There is a QUADterminal position on the electrical part in question.It is powered by a voltage of 3.3V volts.It is a part of the family [0].A chip with 144pins is programmed.If you use this device, you will also find [0].A digital circuit can be constructed using 5000gates.In order to maintain high efficiency, the supply voltage should be maintained at [0].It is recommended to store data in [0].Surface Mountmounts this electronic component.The 144pins are designed into the board.In this case, the maximum supply voltage is 3.6V.The minimal supply voltage is 3V.A programmable I/O count of 36 has been recorded.The frequency that can be achieved is 166.67MHz.It is recommended that the operating temperature exceeds -40°C.Ideally, the operating temperature should be below 85°C.Its basic building block is composed of 16 logic blocks (LABs).If the maximal frequency is less than [0], it should be lower than that.Programmable logic types are divided into EE PLD.
EPM7256AETI144-7N Features
TQFP package
120 I/Os
144 pin count
144 pins
16 logic blocks (LABs)
EPM7256AETI144-7N Applications
There are a lot of Altera EPM7256AETI144-7N CPLDs applications.
- Auxiliary Power Supply Isolated and Non-isolated
- DMA control
- State machine control
- Handheld digital devices
- I/O expansion
- Programmable polarity
- Software-Driven Hardware Configuration
- TIMERS/COUNTERS
- Random logic replacement
- White goods (Washing, Cold, Aircon ,...)