| Parameters |
| Factory Lead Time |
8 Weeks |
| Mount |
Surface Mount |
| Package / Case |
PQFP |
| Number of Pins |
160 |
| Published |
1998 |
| JESD-609 Code |
e0 |
| Pbfree Code |
no |
| Moisture Sensitivity Level (MSL) |
3 |
| Number of Terminations |
160 |
| ECCN Code |
EAR99 |
| Terminal Finish |
Tin/Lead (Sn/Pb) |
| Max Operating Temperature |
85°C |
| Min Operating Temperature |
-40°C |
| Additional Feature |
CONFIGURABLE I/O OPERATION WITH 3.3V OR 5V |
| HTS Code |
8542.39.00.01 |
| Subcategory |
Programmable Logic Devices |
| Technology |
CMOS |
| Terminal Position |
QUAD |
| Terminal Form |
GULL WING |
| Peak Reflow Temperature (Cel) |
220 |
| Supply Voltage |
5V |
| Terminal Pitch |
0.65mm |
| Frequency |
100MHz |
| Time@Peak Reflow Temperature-Max (s) |
30 |
| Pin Count |
160 |
| Qualification Status |
Not Qualified |
| Operating Supply Voltage |
5V |
| Temperature Grade |
INDUSTRIAL |
| Max Supply Voltage |
5.25V |
| Min Supply Voltage |
4.75V |
| Number of I/O |
104 |
| Memory Type |
EEPROM |
| Propagation Delay |
15 ns |
| Turn On Delay Time |
15 ns |
| Frequency (Max) |
100MHz |
| Programmable Logic Type |
EE PLD |
| Number of Gates |
3200 |
| Number of Programmable I/O |
104 |
| Number of Logic Blocks (LABs) |
10 |
| Speed Grade |
15 |
| Output Function |
MACROCELL |
| Number of Macro Cells |
160 |
| JTAG BST |
NO |
| In-System Programmable |
NO |
| Height Seated (Max) |
4.07mm |
| Length |
28mm |
| Width |
28mm |
| RoHS Status |
RoHS Compliant |
EPM7160EQI160-15 Overview
Currently, there are 160 macro cells, which are low-power cell sites (towers, antennas, masts) that serve as radio coverage.The item is enclosed in a PQFP package.The device is programmed with 104 I/O ports.Terminations of devices are set to [0].This electrical component has a terminal position of 0.The power supply voltage is 5V.There is a part in the family [0].It is programmed with 160 pins.This device also displays [0].3200gates are used to construct digital circuits.If high efficiency is desired, the supply voltage should be kept at [0].It is adopted to store data in [0].It is mounted by Surface Mount.160pins are included in its design.In this case, the maximum supply voltage is 5.25V.Despite its minimal supply voltage of [0], it is capable of operating.A total of 104 Programmable I/Os are available.You can achieve 100MHzfrequencies.It is recommended that the operating temperature be greater than -40°C.A temperature lower than 85°Cis recommended for operation.Its basic building block is composed of 10 logic blocks (LABs).There should be a lower maximum frequency than 100MHz.Types of programmable logic are divided into EE PLD.
EPM7160EQI160-15 Features
PQFP package
104 I/Os
160 pin count
160 pins
10 logic blocks (LABs)
EPM7160EQI160-15 Applications
There are a lot of Altera EPM7160EQI160-15 CPLDs applications.
- Multiple DIP Switch Replacement
- Multiple Clock Source Selection
- Bootloaders for FPGAs
- Auxiliary Power Supply Isolated and Non-isolated
- Wide Vin Industrial low power SMPS
- POWER-SAVING MODES
- State machine design
- Programmable power management
- Address decoding
- ToR/Aggregation/Core Switch and Router